

International Journal of Natural and Engineering Sciences 9 (3): 54-59, 2015 ISSN: 1307-1149, E-ISSN: 2146-0086, www.nobel.gen.tr

## Generation of Space Vector PWM Signals Based on the FPGA in Real Time

Hakan ÇELIK1\*Mahmut Temel ÖZDEMIR2Eyyüp ÖKSÜZTEPE3<sup>1</sup>Department of Mechatronics Engineering, Faculty of Engineering, Firat University, Elazig, Turkey<sup>2</sup>Department of Electrical and Electronics Engineering, Faculty of Engineering, Firat University, Elazig, Turkey<sup>3</sup>School of Civil Aviation, Firat University, Elazig, Turkey

| *Corresponding author:         | Received: September 12, 2015 |
|--------------------------------|------------------------------|
| Email: hakancelik@firat.edu.tr | Accepted: October 26, 2015   |

#### Abstract

In recent years, along with developing Field Programmable Gate Array (FPGA) technology, FPGA has been used in many areas such as motor control application, robotic systems, and space technology. FPGAs have parallel program construction with the difference of microprocessors having serial program construction. Thus, FPGAs are widely used in control systems required for simultaneously calculation and processing. Space vector PWM method is commonly used in motor control application, UPS and solar energy systems because of having many advantages. The generated Space vector PWM signal with help of serial program construction has a slip at output frequency and so it affects system performance negatively. In this study, the real time Space vector PWM signals. The time domain simulations of the system were carried out in Matlab/Simulink to verify the results. The obtained results were compared for output voltage, current and their harmonics. Finally, it is shown that the obtained experimental results from VSI prototype circuit and the time domain simulation results are consistent.

Keywords: Field Programmable Gate Array (FPGA), Voltage source inverter, Space vector PWM, Motor control systems.

## **INTRODUCTION**

Inverters transform DC voltage in their input into AC voltage. Inverters are widely used in motor control applications, uninterruptible power supplies and renewable energy sources. Pulse width modulation methods are used to regulate output voltage and frequency in inverters. Space vector PWM method is widely used in the control of inverters since it has a low harmonic content and it can be applied digitally and it can obtain maximum voltage from inverter [1-4]. Although it has some advantages, one of the biggest drawbacks of the method is containing complex time calculations[2]. Therefore, advanced and expensive microprocessors are needed to produce PWM signals. In addition, shifts may occur in the output frequency of space vector PWM signals produced with conventional microprocessors. These shifts occur due to the serial processing structure of conventional microprocessors. As a result, the output frequency obtained is different than the desired frequency. This leads to many problems such as failure to obtain the desired speed in motor control applications, unwanted harmonics and inability to operate in parallel with the network in renewable energy sources.

In this study, FPGA is used instead of conventional microprocessors in the production of space vector PWM signals in real time to solve these problems. Unlike conventional microprocessors, FPGAs have parallel processing structure rather than serial processing. It provides a great convenience especially in the calculation of simultaneously changing parameters with these features[5-7]. In addition, the costs of FPGAs is less than cost of a microprocessor or DSP system that can perform the same process. Therefore, FPGAs are widely used in

many areas such as motor control applications, robotic systems and image processing method etc. MATLAB/Simulink simulation of the system is also performed in order to compare the results obtained from FPGA-based experimental system.

## **MATERIALS AND METHODS**

#### Space Vector PWM

Space vector PWM method, unlike other PWM methods, is a digital PWM method[3]. In addition, space vector PWM method has a better harmonic content compared to commonly used sinusoidal PWM method and the basic voltage value obtained from inverter is higher compared to sinusoidal PWM[8]. Space vector PWM method is widely used in inverter control methods due to these superior features. Complex time calculations required to use space vector PWM method is the biggest drawback of this method[9]. However, this drawback has been eliminated by recently developed microprocessor technology.

In the space vector PWM method,  $\overline{V_{ref}}$  voltage vector representing the fundamental behavior of the inverter can be defined as

$$\overrightarrow{V_{ref}} = V_{\alpha} + jV_{\beta} = \frac{2}{3}(V_{a0} + V_{b0}, e^{j\frac{2\pi}{3}} + V_{c0}, e^{j\frac{4\pi}{3}})$$
(1)

in the stationary reference frame. Here,  $V_{a0}$ ,  $V_{b0}$ ,  $V_{c0}$  are inverter pole voltages;  $V_a$ ,  $V_\beta$  and  $\overrightarrow{V_{ref}}$  are real and imaginary components of the voltage vector in the stationary reference frame[6].

In Figure 1.a, voltage vectors possible for voltage based inverter is presented in a hexagonal form. In Figure 1b, reference voltage vector is given for the 1<sup>st</sup> sector.



Figure 1.(a) Space vectors in the form of hexagonal. (b) Reference voltage vector

For each  $T_s$  switching period, the average space vector is defined as  $\overrightarrow{V_{ref}}$ .  $\theta$  represents the angle of this reference voltage vector. If  $T_s$  is selected small enough,  $\overrightarrow{V_{ref}}$  is considered to be constant during  $T_s[8]$ .

In each of the six sectors shown in Figure 1.a,  $\overrightarrow{V_{ref}}$  can be defined as voltage and  $\overrightarrow{V_0}$  and  $\overrightarrow{V_7}$  can be defined as zero voltage vectors and a combination of the weighted average two adjacent active voltage vectors[8].

As it is shown in Fig. 1.a., the direction of switching is counter-clockwise in single sectors; whereas it is clockwise in double sectors.

Six non-zero voltage vectors,

$$\overrightarrow{V_k} = \frac{2}{3} V_{dc} \cdot e^{j (k-1) \frac{\pi}{3}}$$
(2)

Here,  $V_{dc}$  represents the DC-link voltage of inverters, k refers to the sector where reference voltage vector is located.

If we accept that reference voltage vector is in sector k, then adjacent vectors become  $\overrightarrow{V_k}$  and  $\overrightarrow{V_{k+1}}$ . Only one leg of the inverter is switched while transmitting from one state to another for a better harmonic content and minimizing the switching losses[8].

In Figure 2, PWM signals are shown for the sector 1. These PWM signals are named as small, medium and large PWM signals depending on their waveforms.



Figure 2. PWM output signals for reference vectors in the sector 1

In the space vector PWM method, switching is done by calculating the active voltage durations  $T_k$ ,  $T_{k+1}$  and zero voltage duration  $T_0$ .  $\overrightarrow{V_{ref}}$  reference voltage vector becomes

$$\overrightarrow{V_{ref}} = \overrightarrow{V_k} \frac{T_k}{T_s/2} + \overrightarrow{V_{k+1}} \frac{T_{k+1}}{T_s/2} + \overrightarrow{V_z} \frac{T_0}{T_s/2}$$
(3)

for any k sector. Where,  $\overrightarrow{V_k}$ ,  $\overrightarrow{V_{k+1}}$  are active voltage vectors,  $\overrightarrow{V_z}$  is zero voltage vectors[5,10]. As it can be seen in Figure 2,

$$\frac{T_s}{2} = T_k + T_{k+1} + T_0 \tag{4}$$

The relationship between switching frequency  $f_s$  and switching period  $T_s$  can be written as follows:

$$T_s = \frac{1}{f_s} \tag{5}$$

Modulation index for Space Vector PWM can be defined as [2],

$$m = \frac{\pi}{2} \frac{\overline{|V_{ref}|}}{V_{dc}} \tag{6}$$

Equation (1), equation (2) and equation (4) and equation (6) are put in Equation (3) and if necessary simplification are made, then  $T_k$  and  $T_{k+1}$  durations become [1,5],

$$\begin{bmatrix} T_k \\ T_{k+1} \end{bmatrix} = m \cdot \frac{\sqrt{3}}{\pi} T_s \begin{bmatrix} \sin(\frac{k\pi}{3} - \omega t) \\ \sin(\omega t - \frac{(k-1)}{3}) \end{bmatrix}$$
(6)

Space vector PWM signals are generated after calculating these durations for each  $T_s$  switching period.

# Simulations of Space Vector PWM in Matlab/Simulink

Simulation of space vector PWM is performed in Matlab/Simulink in order to compare space vector PWM signals generated in FPGA. The block diagram of this simulation is given in Figure 3.



Figure 3. Simulation of space vector PWM in Matlab/Simulink

Considering block diagram in Figure 3, rotation angle of reference vector  $\theta$  is obtained by multiplying angular speed with time. Durations are calculated by putting sector value obtained, modulation index and switching frequency in Eq. (6). Space vector PWM signals are produced by using these durations. This process is repeated for each switching period  $T_s$  frequency and amplitude of the load voltage represents the performance of space vector PWM.

Generation of FPGA-Based Space Vector PWM Signals

FPGAs are programmable integrated circuit components and their internal structure can be changed by the user. FPGAs provide great convenience due to its parallel processing structure in processes that need to be done simultaneously [1,6,9]. Processing capacity of FPGAs is improving and their costs are reducing with today's advancing technology. FPGAs are preferred in many applications in place of conventional microprocessors due to these features [1,2,6]. FPGAs are widely used in many areas such as defense industry, engine control systems, mechatronics systems, image processing and so on.

FPGAs consist of programmable logic blocks (CLBs), input/output blocks (IOBs) and interconnections between these blocks[6]. The content of CLB is given in Figure 4.



Figure 4. The Structure of CLB

As it can be seen in Figure 4, there are Look-up Table (LUT) and Flip-Flop (FF) in the content of CLB. The complex functions can be generated by connecting CLBs with each other by interconnections. Input-output blocks provides connection of FPGA with external units. In this study, DE0-Nano board, which was produced in Altera Firm, is used (Figure 5).



Figure 5. DE0-Nano Board

In the content of this board, there are Altera Cyclone IV EP4CE22F17C6N FPGA, 32 MB SDRAM, 2 kB EEPROM, 64 Mb configurable serial memory and 72 I/O pins. In addition, there are 8 channel 12-bit A/D converter and 3-axis accelerometer [11]. The operating frequency of the board is 50 MHz. The voltage of I/O pins of the board is 3.3 V. It can be easily programmed by Board Quartus software through USB port.

The block diagram given in Figure 6 is used to generate FPGA-based space vector PWM signs.

As it can be seen in the block diagram given in Figure 6; large, medium and small PWM signals are obtained by using  $T_k$ ,  $T_{k+1}$  and  $T_0$  values calculated in accordance with constant values, modulation index and output frequency value. Comparison processes and logic VE connectors are used to generate these signals. The *counter* variable used in comparison process increases up to  $T_s$  switching period in each cycle and resets itself when it reaches the value of  $T_s$ . In the selector block, large, medium and small PWM signals are applied on phases based on the value of sector where reference vector is located. Thus, space vector PWM signals are generated in FPGA under the control of an inverter.



Figure 6. Generation of FPGA-based Space Vector PWM Signals

Report obtained as a result of the compilation with Quartus program of FPGA verilog codes written according to Fig. 6 is given in Fig. 7. When the report is examined, it is seen that space vector PWM signals are generated by using a minimal quantity of FPGA hardware.

|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | w3.v 🖸                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Assignment Edit |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| U.3.v     Table of Contents     U.3.v     Table of Contents     O     O     O     O     O     O     O     O     O     O     O     O     O     O     O     O     O     O     O     O     O     O     O     O     O     O     O     O     O     O     O     O     O     O     O     O     O     O     O      O     O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O      O | No.3.v     Pow Status     Querta II 64-61 Version     Revision Name     Revision Name     Top-level Entity Name     Top-level Entity Name     Top-level Entity Name     Top-level Entity Name     Top-level     Total corbinational Succtors     Total corbinational Succtors     Total corbinational Succtors     Total corbinational Success     Total corbinational     Total corbinational | Assignment Edit Successful - Sun Sep 66 01:10-48 2015 14.1.0 Build 186 12/03/2014 53 Web Edition vv3 Cryckner IV E EMAC2221 70C6 Final 1132 / 22.202 (5 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.230 (4 %) 658 / 22.2 |                 |
| <ul> <li>Assembler</li> <li>TimeQuest Timing Analyzer</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Total virtual pins<br>Total menory bits<br>Embedded Multpler 9-bit elements<br>Total PLLs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0 / 608,256 (0 % )<br>0 / 132 (0 % )<br>0 / 4 (0 % )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                 |

Figure 7. Compilation report

A prototype inverter circuit given in Figure 8 is used to examine the performance of FPGA-based space vector PWM signals and their accuracy.



Figure 8. Prototype Inverter Circuit

In this prototype inverter circuit, first space vector PWM signals generated in FPGA are applied on isolation and dead time circuits. In these circuits, electrical isolation is done by inverter circuit to prevent any short circuit in FPGA outputs and dead time zones are created in order to prevent the short circuit of the inverter switches. Then, three phase voltage based inverter, in which DG411 analog switch is used as a power electronic switch and PWM signals are used, is controlled. Experimental setup prepared according to the prototype inverter circuit is shown in Fig. 9.



Figure 9. Experimental setup

## **RESULTS AND DISCUSSION**

Simulation results are obtained from Matlab/Simulink block diagram given in Figure 3 for 1e-6 solution range. The experimental results are taken from the experimental setup given in figure 9. In both experimental results and simulation results, DC-Link voltage of the inverter is selected as 12 V and switching frequency  $f_s$  is set to 2 kHz. The simulation and experimental results are given together in order to make a comparison.

Simulation and experimental results obtained for modulation index m=0.75 and output frequency f=50 Hz are shown in Fig. 10 and 11 respectively. Also, simulation and experimental results obtained for modulation index m=0.5 and output frequency f=20 Hz are shown in Fig. 12 and 13 respectively.



**Figure 10.** Simulation results for f=50 Hz and m=0.75 (a) PWM signals, (b) Phase voltage, (c) Phase to phase voltage





**Figure 11.** Experimental results for f=50 Hz and m=0.75 (a) PWM signals, (b) Phase voltage, (c) Phase to phase voltage



**Figure 12.** Simulation results for f=20 Hz and m=0.5 (a) PWM signals, (b) Phase voltage, (c) Phase to phase voltage

When the results are analyzed, it is seen that the simulation and experimental results obtained for same modulation index and output frequency are in accordance. It is suitable that PWM obtained in simulation and experimental set and voltage signals are suitable to space vector PWM method. Also, according to both the simulation and experimental results, it is seen that there is no shift in frequency of the output voltage and that the desired output frequency is acquired.



**Figure 13.** Simulation results for f=20 Hz and m=0. 5 (a) PWM signals, (b) Phase voltage, (c) Phase to phase voltage

## CONCLUDING COMMENTS

In this study, space vector PWM signals, which are widely used in the inverter controlling, are produced in real time using FPGA instead of conventional microprocessors. DE0-Nano board manufactured by Altera firm is used in experimental work. The prototype inverter circuit has been checked by using PWM signals generated by this board. Considering the results, it has been seen that the frequency value obtained very close to the desired frequency value. In this way, frequency shifts causing major problems in both motor control applications and renewable energy systems is prevented. Output voltage obtained for different modulation index and output frequency is consistent with space vector PWM performance. In addition, it is seen that results obtained from simulations of space vector PWM in Matlab/Simulink is consistent with experimental results. This shows the accuracy of FPGA-based space vector PWM signals.

### REFERENCES

[1] Shu, Z., Tang, J., Guo, Y., Lian, J., 2007, an Efficient SVPWM Algorithm with Low Computational Overhead for Three-Phase Inverters, IEEE Transactions on Power Electronics, vol. 22, no.5, pp. 1797-1805

[2] Nazzlee, A. M., Hamid, N. H., Ali. N. B. Z., 2010, Space Vector PWM for PMSM Simulation using Matlab Simulink, IEEE Asia Pacific Conference on Circuit and Systems (APCCAS), pp.1127-1130.

[3] Reney, D.,2011, Modeling and Simulation of PWM Inverter, International Conference on Devices and Communications (ICDecom), pp. 1-4.

[4] Maamoun, A., Alsayed, Y. M., Shaltout, A., 2010, Space-Vector PWM Inverter Feeding a Permanent-Magnet Synchronous Motor, World Academy of Science, Engineering and Technology 65, pp. 627-631.

[5] Sangchai, W., Wiangtong, T., Lumyong, P., 2000, FPGA-Based IC Design for 3-Phase PWM Inverter with Optimized Space Vector Modulation Schemes, Proceedings of the 43rd IEEE Midwest Symposium on Circuits and Systems, pp. 106-109.

[6] Pongiannan, R. K., Yadaiah, N., 2006, FPGA Based Space Vector PWM control IC for Three Phase Induction Motor Drive, 2006, IEEE International Conference on Industrial Technology (ICIT 2006), pp. 2061-2066.

[7] Wang, Y., Schaefer, U., 2010, Real Time Simulation of a FPGA Based Space Vector PWM Controller, International Symposium on Power Electronics, Electrical Drives, Automation and Motion (SPEEDAM 2010), pp. 833-838.

[8] Boukaka S., Chaoui, H., 2013, FPGA Implementation of SVPWM, IEEE 11th International New Circuit and Systems Conference (NEWCAS), pp. 1-4.

[9] Sutikno, T., Jidin, A., Idris, N. R. N., 2010, New Approach FPGA-Based Implementation of Discontinuous SVPWM, Turk J Elec Eng&Comp Sci., vol.18, no.4, pp. 499-514.

[10] Chaurasiya, B. R., Patil, M.D. Shah, D., Kadam, A., 2014, FPGA Implementation of SVPWM Control Technique for Three Phase Induction Motor Drive Using Fixed Point Realization, International conference on Circuits, Systems, communication and Information Technology Applications (CSCITA), pp. 93-98.

[11] https://www.altera.com/content/dam/altera-

www/global/en\_US/pdfs/literature/ug/de0\_nano\_user\_man ual\_v1.9.pdf (last access:02.09.2015)